

# SURFACE MOUNT SILICON **BI-DIRECTIONAL ULTRA LOW CAPACITANCE**









SOD-882L CASE

# Semiconductor Corp.

www.centralsemi.com

### **DESCRIPTION:**

The CENTRAL SEMICONDUCTOR CFTVS5V0BULC is an ultra low capacitance, low leakage, fast response, bi-directional TVS in the space saving SOD-882L surface mount package. This device is designed to protect sensitive equipment connected to high speed data lines against ESD damage.

**MARKING CODE: U** 

### **FEATURES:**

- Space saving SOD-882L package
- Ultra low capacitance
- Low leakage current

### **APPLICATIONS:**

- · High speed data line protection ideal for USB 3.1, Thunderbolt and HDMI 2.0 standards
- User interface protection
- Charging/power port protection

| MAXIMUM RATINGS: (T <sub>A</sub> =25°C)            | SYMBOL           |             | UNITS |
|----------------------------------------------------|------------------|-------------|-------|
| Peak Power Dissipation (8x20µs)                    | $P_{PK}$         | 14          | W     |
| Electrical Fast Transient (IEC 61000-4-4) (5x50ns) | EFT              | 40          | Α     |
| ESD Voltage (IEC 61000-4-2, Air)                   | $V_{ESD}$        | 20          | kV    |
| ESD Voltage (IEC 61000-4-2, Contact)               | $V_{ESD}$        | 20          | kV    |
| Operating Junction Temperature                     | $T_J$            | -55 to +125 | °C    |
| Storage Temperature                                | T <sub>stg</sub> | -55 to +150 | °C    |

### **ELECTRICAL CHARACTERISTICS:** (T<sub>A</sub>=25°C)

| Maximum<br>Reverse<br>Stand-off<br>Voltage<br>V <sub>RWM</sub> | Volt     | down<br>tage<br>@ I <sub>T</sub> | Test<br>Current<br>I <sub>T</sub> | Maximum<br>Reverse<br>Leakage<br>Current<br>I <sub>R</sub> @ V <sub>RWM</sub> | Clam<br>Volt | mum<br>nping<br>tage<br>0µs) | TLP Cla | ical<br>amping<br>age<br>e 1) | Typical<br>Dynamic<br>Resistance<br>(Note 1)<br>RDYN | Typical<br>Junction<br>Capacitance<br>@ 0V Bias<br>CJ | Maximum Junction Capacitance @ 0V Bias CJ |
|----------------------------------------------------------------|----------|----------------------------------|-----------------------------------|-------------------------------------------------------------------------------|--------------|------------------------------|---------|-------------------------------|------------------------------------------------------|-------------------------------------------------------|-------------------------------------------|
| v                                                              | MIN<br>V | MAX<br>V                         | mA                                | nA                                                                            | V            | Α                            | v       | Α                             | Ω                                                    | pF                                                    | pF                                        |
| F.0                                                            | 6.0      | 10                               | 1.0                               | F00                                                                           | 14           | 1.0                          | 15      | 1.6                           | 2.94                                                 | 0.2                                                   | 0.35                                      |
| 5.0                                                            | 6.0      | 10                               | 1.0                               | 500                                                                           | 14           | 1.0                          | 20      | 3.3                           |                                                      |                                                       |                                           |

Note 1: Transmission Line Pulse (TLP) conditions:  $Z_0$ =50 $\Omega$ , tp=100ns



# SURFACE MOUNT SILICON BI-DIRECTIONAL ULTRA LOW CAPACITANCE TRANSIENT VOLTAGE SUPPRESSOR



### **SOD-882L CASE - MECHANICAL OUTLINE**



| $T \cap I$ | 2 // | I=\//   |
|------------|------|---------|
| LOI        | - v  | I 🗆 V V |

| DIMENSIONS         |        |       |             |      |  |
|--------------------|--------|-------|-------------|------|--|
|                    | INCHES |       | MILLIMETERS |      |  |
| SYMBOL             | MIN    | MAX   | MIN         | MAX  |  |
| Α                  | 0.037  | 0.041 | 0.95        | 1.05 |  |
| В                  | 0.022  | 0.026 | 0.55        | 0.65 |  |
| С                  | 0.026  |       | 0.65        |      |  |
| D                  | 0.000  | 0.002 | 0.00        | 0.05 |  |
| E                  | 0.012  | 0.016 | 0.30        | 0.40 |  |
| F                  | 0.018  | 0.022 | 0.45        | 0.55 |  |
| G                  | 0.008  | 0.012 | 0.20        | 0.30 |  |
| SOD 9931 (DEV/:D3) |        |       |             |      |  |

SOD-882L (REV:R2)



SIDE VIEW





# LEAD CODE:

- 1) Anode 1
- 2) Anode 2

MARKING CODE: U





SURFACE MOUNT SILICON
BI-DIRECTIONAL
ULTRA LOW CAPACITANCE
TRANSIENT VOLTAGE SUPPRESSOR







# SURFACE MOUNT SILICON BI-DIRECTIONAL ULTRA LOW CAPACITANCE TRANSIENT VOLTAGE SUPPRESSOR



### TYPICAL ELECTRICAL CHARACTERISTICS











# SURFACE MOUNT SILICON BI-DIRECTIONAL ULTRA LOW CAPACITANCE TRANSIENT VOLTAGE SUPPRESSOR



### TYPICAL ELECTRICAL CHARACTERISTICS







### **OUTSTANDING SUPPORT AND SUPERIOR SERVICES**



#### PRODUCT SUPPORT

Central's operations team provides the highest level of support to insure product is delivered on-time.

- Supply management (Customer portals)
- · Inventory bonding
- · Consolidated shipping options

- · Custom bar coding for shipments
- · Custom product packing

#### **DESIGNER SUPPORT/SERVICES**

Central's applications engineering team is ready to discuss your design challenges. Just ask.

- Free guick ship samples (2<sup>nd</sup> day air)
- Online technical data and parametric search
- SPICE models
- · Custom electrical curves
- · Environmental regulation compliance
- · Customer specific screening
- · Up-screening capabilities

- Special wafer diffusions
- PbSn plating options
- · Package details
- Application notes
- · Application and design sample kits
- Custom product and package development

### REQUESTING PRODUCT PLATING

- 1. If requesting Tin/Lead plated devices, add the suffix "TIN/LEAD" to the part number when ordering (example: 2N2222A TIN/LEAD).
- 2. If requesting Lead (Pb) Free plated devices, add the suffix "PBFREE" to the part number when ordering (example: 2N2222A PBFREE).

### **CONTACT US**

### Corporate Headquarters & Customer Support Team

Central Semiconductor Corp. 145 Adams Avenue Hauppauge, NY 11788 USA

Main Tel: (631) 435-1110 Main Fax: (631) 435-1824

Support Team Fax: (631) 435-3388

www.centralsemi.com

Worldwide Field Representatives: <a href="https://www.centralsemi.com/wwreps">www.centralsemi.com/wwreps</a>

**Worldwide Distributors:** 

www.centralsemi.com/wwdistributors

For the latest version of Central Semiconductor's **LIMITATIONS AND DAMAGES DISCLAIMER**, which is part of Central's Standard Terms and Conditions of sale, visit: <a href="https://www.centralsemi.com/terms">www.centralsemi.com/terms</a>

www.centralsemi.com (001)