## SURFACE MOUNT SILICON LOW CAPACITANCE QUAD TVS/DIODE ARRAY www.centralsemi.com ## **DESCRIPTION:** The CENTRAL SEMICONDUCTOR CMXTVS5-4 is a 4-line TVS/Diode array packaged in a surface mount case. This device, with its low capacitance, was designed to protect four high speed data or transmission lines from over-voltage transients and ESD damage. **MARKING CODE: CTV4** **SOT-26 CASE** #### **APPLICATIONS:** - USB 2.0 Power and Data Line Protection - HDMI Interface - Digital Video Interface (DVI) - Ethernet Ports ### **FEATURES:** - · Low capacitance - · Low clamping voltage - Protects four I/O lines - Protects supply voltage rail | MAXIMUM RATINGS: (T <sub>A</sub> =25°C) | SYMBOL | | UNITS | |----------------------------------------------------|-----------------------------------|-------------|-------| | Input Voltage | VI | 5.5 | V | | Electrical Fast Transient (IEC 61000-4-4) (5x50ns) | EFT | 40 | Α | | ESD Voltage (IEC 61000-4-2, Air) | $V_{ESD}$ | 15 | kV | | ESD Voltage (IEC 61000-4-2, Contact) | $V_{ESD}$ | 8.0 | kV | | Operating and Storage Junction Temperature | T <sub>J</sub> , T <sub>stg</sub> | -55 to +150 | °C | # **ELECTRICAL CHARACTERISTICS**: (T<sub>A</sub>=25°C) | | Maximum<br>Reverse<br>Stand-off | Break | mum<br>erse<br>down<br>age | Rev<br>Leal | mum<br>erse<br>kage<br>rent | Maximum<br>Clamping<br>Voltage<br>(8x20µs) | | Typical<br>TLP Clamping<br>Voltage | | Typical<br>Dynamic<br>Resistance | Maximum Off State<br>Junction Capacitance<br>(V <sub>R</sub> =0, f=1.0MHz) | | |---|---------------------------------|------------------|------------------------------------------------------------|----------------------------------|-----------------------------|--------------------------------------------|-------|------------------------------------|------|----------------------------------|----------------------------------------------------------------------------|------------| | - | Voltage | pin 5 to | o pin 2 | pin 5 t | o pin 2 | I/O to | pin 2 | (Note 1) | | (Note 1) | I/O to GND | I/O to I/O | | ١ | V <sub>RWM</sub> | V <sub>Z</sub> @ | $@ I_Z \qquad I_R @ V_R \qquad V_C @ I_{PP} \qquad V_{CL}$ | V <sub>C</sub> @ I <sub>PP</sub> | | V <sub>CL</sub> @ I <sub>PP</sub> | | V <sub>CL</sub> @ I <sub>PP</sub> | | R <sub>DYN</sub> | CJ | CJ | | | V | V | mA | μA | V | V | Α | v | Α | Ω | pF | pF | | | 5.0 | 6.0 | 1.0 | 5.0 | 5.0 | 12 | 1.0 | 7.5 | 3.5 | 0.30 | 1.2 | 0.6 | | | 5.0 | 0.0 | 1.0 | 5.0 | 5.0 | 12 | 1.0 | 10 | 11.7 | 0.30 | | | Note 1: Transmission Line Pulse (TLP) conditions: $Z_0$ =50 $\Omega$ , tp=100ns ## SURFACE MOUNT SILICON LOW CAPACITANCE **QUAD TVS/DIODE ARRAY** ## **SOT-26 CASE - MECHANICAL OUTLINE** ### **PIN CONFIGURATION** | INC | LEC | | | | |-------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | IILO | MILLIMETERS | | | | MIN | MAX | MIN | MAX | | | 0.004 | 0.007 | 0.11 | 0.19 | | | 0.016 | - | 0.40 | - | | | - | 0.004 | - | 0.10 | | | 0.039 | 0.047 | 1.00 | 1.20 | | | 0.074 | 0.075 | 1.88 | 1.92 | | | 0.037 | 0.038 | 0.93 | 0.97 | | | 0.102 | 0.118 | 2.60 | 3.00 | | | 0.059 | 0.067 | 1.50 | 1.70 | | | 0.0 | 16 | 0.41 | | | | 0.110 | 0.118 | 2.80 | 3.00 | | | | 0.004<br>0.016<br>-<br>0.039<br>0.074<br>0.037<br>0.102<br>0.059 | 0.004 0.007<br>0.016 -<br>- 0.004<br>0.039 0.047<br>0.074 0.075<br>0.037 0.038<br>0.102 0.118<br>0.059 0.067<br>0.110 0.118 | 0.004 0.007 0.11 0.016 - 0.40 - 0.004 - 0.039 0.047 1.00 0.074 0.075 1.88 0.037 0.038 0.93 0.102 0.118 2.60 0.059 0.067 1.50 0.016 0. | | SOT-26 (REV: R2) ### **LEAD CODE:** - 1) I/O 1 - 2) Ground 3) I/O 2 4) I/O 3 - 5) Supply Voltage - 6) I/O 4 MARKING CODE: CTV4 R3 (5-November 2015) ## TYPICAL ELECTRICAL CHARACTERISTICS ## TYPICAL ELECTRICAL CHARACTERISTICS ### **OUTSTANDING SUPPORT AND SUPERIOR SERVICES** #### PRODUCT SUPPORT Central's operations team provides the highest level of support to insure product is delivered on-time. - Supply management (Customer portals) - · Inventory bonding - · Consolidated shipping options - · Custom bar coding for shipments - · Custom product packing #### **DESIGNER SUPPORT/SERVICES** Central's applications engineering team is ready to discuss your design challenges. Just ask. - Free quick ship samples (2<sup>nd</sup> day air) - Online technical data and parametric search - SPICE models - · Custom electrical curves - · Environmental regulation compliance - · Customer specific screening - Up-screening capabilities - · Special wafer diffusions - PbSn plating options - Package details - Application notes - · Application and design sample kits - Custom product and package development #### REQUESTING PRODUCT PLATING - 1. If requesting Tin/Lead plated devices, add the suffix "TIN/LEAD" to the part number when ordering (example: 2N2222A TIN/LEAD). - 2. If requesting Lead (Pb) Free plated devices, add the suffix "PBFREE" to the part number when ordering (example: 2N2222A PBFREE). #### **CONTACT US** ### Corporate Headquarters & Customer Support Team Central Semiconductor Corp. 145 Adams Avenue Hauppauge, NY 11788 USA Main Tel: (631) 435-1110 Main Fax: (631) 435-1824 Support Team Fax: (631) 435-3388 www.centralsemi.com Worldwide Field Representatives: www.centralsemi.com/wwreps **Worldwide Distributors:** www.centralsemi.com/wwdistributors For the latest version of Central Semiconductor's **LIMITATIONS AND DAMAGES DISCLAIMER**, which is part of Central's Standard Terms and Conditions of sale, visit: <a href="https://www.centralsemi.com/terms">www.centralsemi.com/terms</a> www.centralsemi.com (001)