

# **CP260-TIP122**

# NPN - Darlington Transistor Die 5.0 Amp, 100 Volt

The CP260-TIP122 die is a silicon NPN Darlington power transistor designed for low speed switching and amplifier applications.



### **MECHANICAL SPECIFICATIONS:**

| Die Size                 | 70.87 x 70.87 MILS |
|--------------------------|--------------------|
| Die Thickness            | 9.4 MILS           |
| Base Bonding Pad Size    | 14.96 x 18.50 MILS |
| Emitter Bonding Pad Size | 14.96 x 20.87 MILS |
| Top Side Metalization    | AI - 30,000Å       |
| Back Side Metalization   | Ag - 12,000Å       |
| Scribe Alley Width       | 3.15 mils          |
| Wafer Diameter           | 4 INCHES           |
| Gross Die Per Wafer      | 2,000              |

| MAXIMUM RATINGS: (T <sub>C</sub> =25°C)    | SYMBOL             |             | UNITS |
|--------------------------------------------|--------------------|-------------|-------|
| Collector-Base Voltage                     | $V_{CBO}$          | 100         | V     |
| Collector-Emitter Voltage                  | $V_{CEO}$          | 100         | V     |
| Emitter-Base Voltage                       | $V_{EBO}$          | 5.0         | V     |
| Continuous Collector Current               | IC                 | 5.0         | Α     |
| Power Dissipation                          | $P_{D}$            | 65          | W     |
| Operating and Storage Junction Temperature | $T_{.I}$ $T_{sta}$ | -65 to +150 | °C    |

| ELECTRICAL | CHARACTERISTICS: | /T == 25°C unloss | othorwice noted) |
|------------|------------------|-------------------|------------------|
| ELECTRICAL | CHARACTERISTICS: | TIC-25 C unless   | omerwise noteon  |

| SYMBOL                | TEST CONDITIONS                             | MIN  | MAX | UNITS |
|-----------------------|---------------------------------------------|------|-----|-------|
| I <sub>CBO</sub>      | V <sub>CB</sub> =100V                       |      | 0.2 | mA    |
| ICEO                  | V <sub>CE</sub> =50V                        |      | 0.5 | mA    |
| I <sub>EBO</sub>      | V <sub>EB</sub> =5.0V                       |      | 2.0 | mA    |
| <b>BVCEO</b>          | I <sub>C</sub> =10mA                        | 100  |     | V     |
| $BV_{CBO}$            | I <sub>C</sub> =100uA                       | 100  |     | V     |
| BVEBO                 | I <sub>E</sub> =1mA                         | 5.0  |     | V     |
| V <sub>CE</sub> (SAT) | I <sub>C</sub> =3.0A, I <sub>B</sub> =12mA  |      | 2.0 | V     |
| V <sub>CE(SAT)</sub>  | I <sub>C</sub> =5.0A, I <sub>B</sub> =20mA  |      | 4.0 | V     |
| V <sub>BE(ON)</sub>   | $V_{CE}$ =3.0V, $I_{C}$ =3.0A               |      | 2.5 | V     |
| hFE                   | $V_{CE}$ =3.0V, $I_{C}$ =500mA              | 1000 |     |       |
| $h_{FE}$              | V <sub>CE</sub> =3.0V, I <sub>C</sub> =3.0A | 1000 |     |       |

# BARE DIE PACKING OPTIONS





# BARE DIE IN TRAY (WAFFLE) PACK

CT: Singulated die in tray (waffle) pack.

(example: CP211-PART NUMBER-CT)

CM: Singulated die in tray (waffle) pack 100% visually inspected as per MIL-STD-750, (method 2072 transistors, method 2073 diodes). (example: CP211-PART NUMBER-CM)



# **UNSAWN WAFER**

WN: Full wafer, unsawn, 100% tested with reject die inked. (example: CP211-PART NUMBER-WN)



# SAWN WAFER ON PLASTIC RING

**WR**: Full wafer, sawn and mounted on plastic ring, 100% tested with reject die inked.

(example: CP211-PART NUMBER-WR)

Please note: Sawn Wafer on Metal Frame (WS) is possible as a special order. Please contact your Central Sales Representative at 631-435-1110.



Visit the Central website for a complete listing of specifications: www.centralsemi.com/bdspecs

R2 (3-April 2017)

# **OUTSTANDING SUPPORT AND SUPERIOR SERVICES**



#### PRODUCT SUPPORT

Central's operations team provides the highest level of support to insure product is delivered on-time.

- Supply management (Customer portals)
- · Inventory bonding
- · Consolidated shipping options

- · Custom bar coding for shipments
- · Custom product packing

#### **DESIGNER SUPPORT/SERVICES**

Central's applications engineering team is ready to discuss your design challenges. Just ask.

- Free guick ship samples (2<sup>nd</sup> day air)
- Online technical data and parametric search
- SPICE models
- · Custom electrical curves
- · Environmental regulation compliance
- · Customer specific screening
- · Up-screening capabilities

- · Special wafer diffusions
- PbSn plating options
- Package details
- Application notes
- · Application and design sample kits
- · Custom product and package development

## REQUESTING PRODUCT PLATING

- 1. If requesting Tin/Lead plated devices, add the suffix "TIN/LEAD" to the part number when ordering (example: 2N2222A TIN/LEAD).
- 2. If requesting Lead (Pb) Free plated devices, add the suffix "PBFREE" to the part number when ordering (example: 2N2222A PBFREE).

### **CONTACT US**

### Corporate Headquarters & Customer Support Team

Central Semiconductor Corp. 145 Adams Avenue Hauppauge, NY 11788 USA

Main Tel: (631) 435-1110 Main Fax: (631) 435-1824

Support Team Fax: (631) 435-3388

www.centralsemi.com

Worldwide Field Representatives: <a href="https://www.centralsemi.com/wwreps">www.centralsemi.com/wwreps</a>

**Worldwide Distributors:** 

www.centralsemi.com/wwdistributors

For the latest version of Central Semiconductor's **LIMITATIONS AND DAMAGES DISCLAIMER**, which is part of Central's Standard Terms and Conditions of sale, visit: <a href="https://www.centralsemi.com/terms">www.centralsemi.com/terms</a>

www.centralsemi.com (001)