

SURFACE MOUNT SILICON LOW CAPACITANCE 5 VOLT, 2-LINE TVS/DIODE ARRAY



### **APPLICATIONS:**

- USB 2.0 power and data line protection
- HDMI
- DVI
- Ethernet ports

# **MAXIMUM RATINGS:** $(T_A=25^{\circ}C)$

Peak Power Dissipation (8x20µs) ESD Voltage (IEC61000-4-2, Air)

Operating and Storage Junction Temperature

**ELECTRICAL CHARACTERISTICS PER DIODE:**  $(T_{\Delta}=25^{\circ}C)$ 

| Maximum<br>Reverse<br>Stand-Off<br>Voltage | Minimum<br>Reverse<br>Breakdown<br>Voltage<br>pin 4 to pin 1 |     | Maximum<br>Reverse<br>Leakage<br>Current<br>pin 4 to pin 1 |     | Maximum<br>Clamping<br>Voltage<br>I/O to pin 1<br>(8x20µs) |     | Maximum<br>Clamping<br>Voltage<br>I/O to pin 1<br>(8x20µs) |     | Off State<br>Junction<br>Capacitance<br>I/O to GND<br>(V <sub>R</sub> =0, f=1.0MHz) |           | Off State<br>Junction<br>Capacitance<br>I/O to I/O<br>(V <sub>R</sub> =0, f=1.0MHz) |           |
|--------------------------------------------|--------------------------------------------------------------|-----|------------------------------------------------------------|-----|------------------------------------------------------------|-----|------------------------------------------------------------|-----|-------------------------------------------------------------------------------------|-----------|-------------------------------------------------------------------------------------|-----------|
| V <sub>RWM</sub>                           | V <sub>Z</sub> @ I <sub>Z</sub>                              |     | I <sub>R</sub> @ V <sub>R</sub>                            |     | V <sub>C</sub> @ I <sub>PP</sub>                           |     | V <sub>C</sub> @ I <sub>PP</sub>                           |     | CJ                                                                                  |           | C <sup>J</sup>                                                                      |           |
| v                                          | v                                                            | mA  | μΑ                                                         | v   | v                                                          | А   | v                                                          | А   | TYP<br>pF                                                                           | MAX<br>pF | TYP<br>pF                                                                           | MAX<br>pF |
| 5.0                                        | 6.2                                                          | 1.0 | 1.0                                                        | 5.0 | 9.0                                                        | 1.0 | 12                                                         | 5.0 | 0.9                                                                                 | 1.2       | 0.5                                                                                 | 0.6       |



www.centralsemi.com

UNITS

W

kV

°C

# DESCRIPTION:

The CENTRAL SEMICONDUCTOR CMYTVS5-2 is a 2-line TVS/Diode array packaged in the SOT-543 surface mount case. This device, with its low capacitance, was designed to protect two high speed data or transmission lines from over-voltage transients and ESD damage.

# MARKING CODE: C52

# FEATURES:

SYMBOL

PPK

VESD

TJ, Tstg

- 15kV ESD protection
- Low capacitance
- Low clamping voltage
- Protects two I/O lines
- Protects supply voltage rail

60

15

-55 to +150

R1 (4-January 2013)





# SURFACE MOUNT SILICON LOW CAPACITANCE 5 VOLT, 2-LINE TVS/DIODE ARRAY



# SOT-543 CASE - MECHANICAL OUTLINE



www.centralsemi.com



SURFACE MOUNT SILICON LOW CAPACITANCE 5 VOLT, 2-LINE TVS/DIODE ARRAY



### Typical Reverse Leakage Current Pin 4 to Pin 1 10 · l<sub>pp</sub>, Peak Pulse Current (%) I<sub>R</sub>, Reverse Current (µA) V<sub>R</sub>=5.0V 0.1 -50 -50 -25 ò 25 75 100 125 150 T<sub>A</sub>, Ambient Temperature (°C)

**TYPICAL ELECTRICAL CHARACTERISTICS** 



#### 125 Peak Value I PP Pulse applied from Rise Time = 8µs I/O to Pin 1. 100 75 Half of Peak Value (50%decay) Time = 20µs 50 25 -0 -10 20 ò 30 40 50 60 Time (µs)

### 8x20µs Surge Current Waveform





R1 (4-January 2013)

www.centralsemi.com

# **OUTSTANDING SUPPORT AND SUPERIOR SERVICES**

### PRODUCT SUPPORT

Central's operations team provides the highest level of support to insure product is delivered on-time.

- Supply management (Customer portals)
- Inventory bonding
- · Consolidated shipping options

### **DESIGNER SUPPORT/SERVICES**

Central's applications engineering team is ready to discuss your design challenges. Just ask.

- Free quick ship samples (2<sup>nd</sup> day air)
- Online technical data and parametric search
- SPICE models
- Custom electrical curves
- Environmental regulation compliance
- Customer specific screening
- Up-screening capabilities

ss your design challenges.

· Custom product packing

- Special wafer diffusions
- PbSn plating options
- Package details
- Application notes
- · Application and design sample kits

Custom bar coding for shipments

Custom product and package development

# **REQUESTING PRODUCT PLATING**

- 1. If requesting Tin/Lead plated devices, add the suffix "TIN/LEAD" to the part number when ordering (example: 2N2222A TIN/LEAD).
- If requesting Lead (Pb) Free plated devices, add the suffix "PBFREE" to the part number when ordering (example: 2N2222A PBFREE).

# CONTACT US

# **Corporate Headquarters & Customer Support Team**

Central Semiconductor Corp. 145 Adams Avenue Hauppauge, NY 11788 USA Main Tel: (631) 435-1110 Main Fax: (631) 435-1824 Support Team Fax: (631) 435-3388 www.centralsemi.com

Worldwide Field Representatives: www.centralsemi.com/wwreps

Worldwide Distributors: www.centralsemi.com/wwdistributors

For the latest version of Central Semiconductor's **LIMITATIONS AND DAMAGES DISCLAIMER**, which is part of Central's Standard Terms and Conditions of sale, visit: <u>www.centralsemi.com/terms</u>





Product End of Life Notification

| PDN ID:            | PDN01141 |
|--------------------|----------|
| Notification Date: | 12/17/19 |
| Last Buy Date:     |          |
| Last Shipment Date | 12/17/20 |

Summary: The CMYTVS5-2 transient voltage suppressor is discontinued and now classified as End of Life (EOL).

Although Central Semiconductor Corp. makes every effort to continue to produce devices that have been proclaimed EOL (End of Life) by other manufacturers, it is an accepted industry practice to discontinue certain devices when customer demand falls below a minimum level of sustainability. Accordingly, the following product(s) have been transitioned to End of Life status as part of Central's ongoing Product Management Process. Any replacement products are noted below. The effective date for placing last purchase orders will be six (6) months from the date of this notice and twelve (12) months from the notice date for final shipments, and minimum order quantities may apply. The last purchase and shipment dates may be extended if inventory is available.

| Central Part Number | Replacement     |
|---------------------|-----------------|
| CMYTVS5-2 BK        | N/A, Stock Only |
| CMYTVS5-2 TR        | N/A, Stock Only |

Central would be happy to assist you by providing additional information or technical data to help locate an alternate source if we have no replacement available. Please email your requests to engineering@centralsemi.com.

DISCLAIMER: This End of Life (EOL) notification is in accordance with JEDEC standard JESD48 - Product Discontinuance. Central Semiconductor Corp. will make every effort to offer life-time buy (LTB) opportunities and/or offer replacement devices to existing customers for discontinued devices, however, one or both may not be possible for all devices. Please contact your local Central Semiconductor sales representative for LTB opportunities/additional information.